### **DIGITAL SYSTEM**

### **PRACTICUM REPORT 4: LOGIC GATE COMBINATION**



NIM : L200184172

NAME : HAFSHAH FITRI AFIFAH

# INFORMATION TECHNOLOGY FACULTY OF COMMUNICATION AND INFORMATICS MUHAMMADIYAH UNIVERSITY OF SURAKARTA

2019

NIM : L200184172

NAME : HAFSHAH FITRI AFIFAH

CLASS : X

ASSISTANT : SALSA SASMITA MUKTI

DATE OF PRACTICUM : Friday, March 22<sup>th</sup> 2019

### #ADDITIONAL ASSIGNMENT

## 1. Create a logic gate combination as show in figure below!



### a) Truth table

| X | Y | $\mathbf{L_1}$ |
|---|---|----------------|
| 0 | 0 | 0              |
| 1 | 0 | 1              |
| 0 | 1 | 0              |
| 1 | 1 | 1              |

# b) Time diagram

X

$$f Y$$
  $f L_1$ 

c) Boolean function

$$(\overline{\overline{X} + \overline{\overline{Y}}}) + \overline{X}$$

2. Create a logic gate circuit based on the following Boolean function!

$$\mathbf{F} = (\overline{\overline{\mathbf{A}} \cdot \mathbf{B}} + \mathbf{C}) + (\overline{\mathbf{D}} \cdot \mathbf{E})$$

